Marvell Technology Logo

Marvell Technology

Principal Engineer, Physical Design

Reposted 4 Days Ago
Be an Early Applicant
In-Office
Santa Clara, CA
147K-220K
Senior level
In-Office
Santa Clara, CA
147K-220K
Senior level
Lead physical design and methodology for high-performance processor chips, enhance EDA tools, and resolve timing issues collaborating with teams.
The summary above was generated by AI

About Marvell

Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities. 

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead. 

Your Team, Your Impact

Built on decades of expertise and execution, Marvell’s custom Processor/ASIC solution offers a differentiated approach with a best-in-class portfolio of data infrastructure intellectual property (IP) and a wide array of flexible business models. In this unique role, you’ll have the opportunity to work on both the physical design and methodology for future designs of our next-generation, high-performance processor chips in a leading-edge CMOS process technology, targeted at server, 5G/6G, automotive, and networking applications.

What You Can Expect

For senior engineering candidates seeking a challenging and impactful role, this position at Marvell involves spearheading enhancements and providing critical support for our sophisticated Place and Route Flow, seamlessly incorporating industry-standard EDA tools. Your responsibilities encompass performing synthesis, place and route, as well as conducting in-depth timing analysis and closure on multiple complex and expert-level logic blocks. You will be at the forefront of developing and implementing intricate timing and logic ECOs. Collaboration is key, and you will work closely with the RTL design team to drive modifications that effectively resolve congestion and timing issues. Engaging with the global timing team, your role extends to debugging and resolving block-level timing issues observed at the partition level or full chip. Moreover, your influence will extend to interactions with tool vendors, where you'll drive improvements and conduct evaluations of new tools and functions. This role presents an exciting opportunity for seasoned engineers to contribute to cutting-edge projects in a collaborative and innovative environment at Marvell.

What We're Looking For

  • Bachelor’s degree in Computer Science, Electrical Engineering or related fields and 10-15 years of related professional experience OR Master’s degree and/or PhD in Computer Science, Electrical Engineering or related fields with 5-10 years of experience. In your coursework, you must have completed a digital logic course and projects that involved circuit design, testing, and timing analysis.

  • Strong understanding of standard RTL to GDS flows and methodology.

  • Strong scripting skills in languages such as Perl, tcl, and Python.

  • Strong object-oriented programming skills.

  • In-depth understanding of digital logic and computer architecture.

  • In-depth knowledge of Verilog/VHDL.

  • Good communication skills and self-discipline contributing in a team environment.

Expected Base Pay Range (USD)

146,850 - 220,000, $ per annum

The successful candidate’s starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions. The expected base pay range for this role may be modified based on market conditions.

Additional Compensation and Benefit Elements 

At Marvell, we offer a total compensation package with a base, bonus and equity.Health and financial wellbeing are part of the package. That means flexible time off, 401k, plus a year-end shutdown, floating holidays, paid time off to volunteer. Have a question about our benefits packages - health or financial? Ask your recruiter during the interview process.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at [email protected].

#LI-VM1

Top Skills

Eda Tools
Perl
Python
Tcl
Verilog
Vhdl

Similar Jobs

11 Days Ago
In-Office
Santa Clara, CA, USA
232K-368K
Senior level
232K-368K
Senior level
Artificial Intelligence • Computer Vision • Hardware • Robotics • Metaverse
Lead physical design methodology and implementation for advanced technology nodes, focusing on P&R flow development and chip analysis.
Top Skills: Icc2IcvInnovusP&R Cad ToolsPerlRedhawkStarrcTclVoltus
17 Days Ago
In-Office
San Jose, CA, USA
209K-250K
Senior level
209K-250K
Senior level
Big Data • Information Technology
Drive planning, coordination, and execution in the design of ASICs for connectivity products, collaborating across teams for successful delivery.
Top Skills: CadencePerlPythonSynopsysSystem VerilogTclVerilog
23 Days Ago
In-Office
San Jose, CA, USA
123K-229K Annually
Expert/Leader
123K-229K Annually
Expert/Leader
Cloud • Hardware • Software • Semiconductor
The Principal Solutions Engineer will provide technical support in Digital Design Implementation, guide customers, conduct presentations, and enhance tools/methodologies while mentoring junior engineers.
Top Skills: Design CompilerDigital Design ImplementationFusion CompilerGenusIcc2InnovusPerlPlace And RoutePower SignoffRtl CompilerShell ScriptingSignoffSta ToolsSynthesisTclTiming

What you need to know about the Los Angeles Tech Scene

Los Angeles is a global leader in entertainment, so it’s no surprise that many of the biggest players in streaming, digital media and game development call the city home. But the city boasts plenty of non-entertainment innovation as well, with tech companies spanning verticals like AI, fintech, e-commerce and biotech. With major universities like Caltech, UCLA, USC and the nearby UC Irvine, the city has a steady supply of top-flight tech and engineering talent — not counting the graduates flocking to Los Angeles from across the world to enjoy its beaches, culture and year-round temperate climate.

Key Facts About Los Angeles Tech

  • Number of Tech Workers: 375,800; 5.5% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Snap, Netflix, SpaceX, Disney, Google
  • Key Industries: Artificial intelligence, adtech, media, software, game development
  • Funding Landscape: $11.6 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Strong Ventures, Fifth Wall, Upfront Ventures, Mucker Capital, Kittyhawk Ventures
  • Research Centers and Universities: California Institute of Technology, UCLA, University of Southern California, UC Irvine, Pepperdine, California Institute for Immunology and Immunotherapy, Center for Quantum Science and Engineering

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account