Broadcom Logo

Broadcom

High Speed Serdes System Design Engineer

Reposted 4 Days Ago
Be an Early Applicant
In-Office
2 Locations
108K-192K Annually
Senior level
In-Office
2 Locations
108K-192K Annually
Senior level
Design high-speed Serdes products through DSP engineering, focusing on algorithms, system models, and collaboration with analog/digital designers for production validation.
The summary above was generated by AI

Please Note:

1. If you are a first time user, please create your candidate login account before you apply for a job. (Click Sign In > Create Account)

2. If you already have a Candidate Account, please Sign-In before you apply.

Job Description:

This is a DSP/Systems Design Engineering position for high-speed Serdes products in the Physical Layer Products (PLP) Division. You will join a team of expert communication system/mixed-signal ASIC designers involved in the design, verification, and implementation of advanced signal processing algorithms for the physical layer of high-speed Serdes at speeds of 100G+. 
The types of algorithms that will be implemented include PAM & other higher-order modulation, single/multi-input adaptive equalizers/cancellers, single/multi-dimensioned FEC, digital filters, and interface/integration with analog functions and analysis and compensation for analog circuit non-idealities.
You will be collaborating closely with analog & digital designers to successfully implement the algorithms in advanced silicon technology nodes and work with DVT/lab engineers to validate your designs for high-volume production. 
You will support the group contribute to the development of next-generation wireline communications standards at standard bodies such as IEEE and OIF.

Responsibilities include:

  • Develop channel models and run simulations to help define Serdes architecture

  • Define and document signal processing block requirements, architecture, and lab test plan

  • Develop bit-exact MATLAB and C/C++ system models for simulation and verification

  • Develop and run system-level simulation suites of the Serdes to evaluate architectural tradeoffs

  • Work with the design team to perform vector matching verification with RTL simulations

  • Develop, test, and debug firmware associated with physical layer functionality

  • Lab testing and debug of Serdes

  • Documentation/application note development and customer support

  • Support marketing group with customer meetings and collateral

Job Requirements

  • B.S.E.E. plus 8+ years relevant experience OR M.S.E.E. plus 6 years required)

  • Expert knowledge in Communication Theory

  • Expert knowledge in Digital Signal Processing algorithms

  • Working knowledge of Analog circuit behavior

  • Working knowledge of Transmission line theory and s-parameter

  • Expert in MATLAB, C/C++ programming

  • Good hands-on skills in the lab

  • Experience in designing high-speed Clock and Data Recovery (CDR) PLLs is a very big plus.

  • Experience in equalization techniques for wireline communication applications such as read-channel is also a very big plus.

  • RTL coding is a plus

  • Knowledge of IEEE 802.3/OIF 100G/200G/400G Serdes standards and PCIe Gen6/Gen7 standards is a plus

Additional Job Description:

Compensation and Benefits 

The annual base salary range for this position is $108,000 - $192,000 

 

This position is also eligible for a discretionary annual bonus in accordance with relevant plan documents, and equity in accordance with equity plan documents and equity award agreements. 

 

Broadcom offers a competitive and comprehensive benefits package: Medical, dental and vision plans, 401(K) participation including company matching, Employee Stock Purchase Program (ESPP), Employee Assistance Program (EAP), company paid holidays, paid sick leave and vacation time. The company follows all applicable laws for Paid Family Leave and other leaves of absence. 

Broadcom is proud to be an equal opportunity employer.  We will consider qualified applicants without regard to race, color, creed, religion, sex, sexual orientation, national origin, citizenship, disability status, medical condition, pregnancy, protected veteran status or any other characteristic protected by federal, state, or local law.  We will also consider qualified applicants with arrest and conviction records consistent with local law.

If you are located outside USA, please be sure to fill out a home address as this will be used for future correspondence.

Top Skills

C/C++
Clock And Data Recovery (Cdr)
Dsp Algorithms
Matlab
Rtl Coding
Serdes Standards

Similar Jobs

2 Hours Ago
Remote or Hybrid
Santa Clara, CA, USA
191K-334K Annually
Senior level
191K-334K Annually
Senior level
Artificial Intelligence • Cloud • HR Tech • Information Technology • Productivity • Software • Automation
Lead and manage software development teams, coordinate with product, design, and support, oversee daily development activities, mentor staff, integrate AI into workflows, enforce coding standards and best practices, and deliver high-quality solutions aligned with company priorities.
Top Skills: Java,C++,Ruby,Shell,Javascript,Servicenow,Ai
2 Hours Ago
In-Office
Long Beach, CA, USA
91K-123K Annually
Mid level
91K-123K Annually
Mid level
Aerospace • Information Technology • Software • Cybersecurity • Design • Defense • Manufacturing
Design, develop, and document structural and interior payload systems using 3D CAD. Maintain and modify component designs, create design/analysis tools, investigate emerging technologies, and support product lifecycle coordination under general direction. May require some travel.
Top Skills: Catia,Enovia,Pdm,3D Cad
2 Hours Ago
In-Office
Seal Beach, CA, USA
111K-224K Annually
Senior level
111K-224K Annually
Senior level
Aerospace • Information Technology • Software • Cybersecurity • Design • Defense • Manufacturing
Provide design, analysis, and safety compliance support for out-of-production aircraft Environmental Control Systems (ECS). Perform system safety analyses (FHAs, FMEAs, fault trees), develop requirements and architecture, support supplier qualification, and work with customers and suppliers to ensure system integration and reliability.
Top Skills: Computational Fluid Dynamics (Cfd),Failure Modes And Effects Analysis (Fmea),Fault Tree Analysis (Fta),Requirements Traceability,Systems Engineering,Thermal Analysis,Compressible Fluid Mechanics,Heat Transfer

What you need to know about the Los Angeles Tech Scene

Los Angeles is a global leader in entertainment, so it’s no surprise that many of the biggest players in streaming, digital media and game development call the city home. But the city boasts plenty of non-entertainment innovation as well, with tech companies spanning verticals like AI, fintech, e-commerce and biotech. With major universities like Caltech, UCLA, USC and the nearby UC Irvine, the city has a steady supply of top-flight tech and engineering talent — not counting the graduates flocking to Los Angeles from across the world to enjoy its beaches, culture and year-round temperate climate.

Key Facts About Los Angeles Tech

  • Number of Tech Workers: 375,800; 5.5% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Snap, Netflix, SpaceX, Disney, Google
  • Key Industries: Artificial intelligence, adtech, media, software, game development
  • Funding Landscape: $11.6 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Strong Ventures, Fifth Wall, Upfront Ventures, Mucker Capital, Kittyhawk Ventures
  • Research Centers and Universities: California Institute of Technology, UCLA, University of Southern California, UC Irvine, Pepperdine, California Institute for Immunology and Immunotherapy, Center for Quantum Science and Engineering

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account