Ouster Logo

Ouster

Senior FPGA Design Engineer

Posted 3 Days Ago
Be an Early Applicant
In-Office
San Francisco, CA
125K-232K Annually
Senior level
In-Office
San Francisco, CA
125K-232K Annually
Senior level
Design, implement, and test features for high-performance FPGA-based lidar systems, collaborating with cross-functional teams and optimizing designs based on feedback.
The summary above was generated by AI
At Ouster, we build sensors and tools for engineers, roboticists, and researchers, so they can make the world safer and more efficient. We've transformed LIDAR from an analog device with thousands of components to an elegant digital device powered by one chip-scale laser array and one CMOS sensor. The result is a full range of high-resolution LIDAR sensors that deliver superior imaging at a dramatically lower price. Our advanced sensor hardware and vision algorithms are used in autonomous cars, drones and many other applications. If you’re motivated by solving big problems, we’re hiring key roles across the company and need your help!
Ouster Inc. is seeking a senior digital hardware FPGA design engineer to build the next-generation of lidar systems. You will work hands-on with hardware and develop new techniques to improve lidar performance. Your effort includes micro-architecture design, implementation, and testing of the customer facing features in FPGA RTL. The ideal candidate will have experience in all aspects of FPGA design, verification, bring up, and debug, as well as ability in scripting and writing basic low-level drivers to accompany said designs.
Responsibilities:
  • Define, develop, integrate, and test features across our FPGA stack
  • General FPGA development including RTL, simulation, high-speed digital design, DSP algorithm development, verification, synthesis, and timing analysis.
  • Perform hands-on work using laboratory tools for board bring up and troubleshooting.
  • Work on high impact customer-facing features and integrate customer feedback in the development process
  • Work cross-functionally with embedded software engineers, other ASIC/FPGA designers, and business leaders on functionality, interfaces, and documentation
  • Build automation scripts for repetitive tasks to facilitate efficiency and reliability
Qualifications:
  • Bachelors in Electrical, Computer Engineering or equivalent. Masters is highly desired.
  • 5+ years of experience in FPGA development including HDL code development, simulation, test bench development, synthesis, and timing closure.
  • Highly proficient in HDLs like Verilog and SystemVerilog (or VHDL).
  • Proficient in C or C++ programming language.
  • Experience with Xilinx or Intel FPGA toolchain.
  • Strong embedded system development experience in CPU and FPGA based devices such as Xilinx Zynq or Intel Arria devices.
Desirable Qualifications:
  • Familiar with HLS, Vivado and Vitis Tools.
  • Familiarity with DSP and algorithms development
  • Experience with leading verification methodologies like UVM.
  • Experience using best practices with version control technologies such as git
  • Experienced Linux user.
  • Proficient in some scripting languages such as TCL, Python, bash.
  • Experience with industrial safety systems.
  • Experience with Functional Safety development processes.

The base pay will be dependent on your skills, work experience, location, and qualifications. This role may also be eligible for equity & benefits. ($125,000-$232,000)
We acknowledge the confidence gap at Ouster. You do not need to meet all of these
requirements to be the ideal candidate for this role.
At Ouster we offer a range of competitive benefits, as we believe in taking care of our employees in all aspects of their lives. Our newly renovated office, located in the Mission District of San Francisco, is a dog-friendly workplace with a kitchen stocked with snacks, fresh fruit and drinks, and a complimentary dinner catered nightly. Additional perks include 15 vacation days/10 paid holidays annually; paid parental leave; pre-tax commuter or health care/dependent care accounts; 401K match up to 4%; medical, vision and dental plans with premiums covered at 100% for the employee and 75% for dependents (Cigna or Kaiser); life insurance; and short term disability and long term disability. Ouster offers the best benefit options available because we consider the well-being of our employees a top priority.
Ouster is an Equal Employment Opportunity employer that pursues and hires a diverse workforce. Ouster does not make employment decisions on the basis of race, color, religion, ethnic or national origin, nationality, sex, gender, gender-identity, sexual orientation, disability, age, military status, or any other basis protected by local, state, or federal laws. Ouster also strives for a healthy and safe workplace, and prohibits harassment of any kind. Pursuant to the San Francisco Fair Chance Ordinance, Ouster considers qualified applicants with arrest and conviction records for employment. If you have a disability or special need that requires accommodation, please let us know.

Top Skills

Bash
C
C++
Dsp
Fpga
Hdl
Intel Fpga
Python
Systemverilog
Tcl
Verilog
Vhdl
Xilinx

Similar Jobs

8 Days Ago
Hybrid
San Diego, CA, USA
130K-222K Annually
Senior level
130K-222K Annually
Senior level
Aerospace • Hardware • Information Technology • Security • Software • Cybersecurity • Defense
Responsible for planning and developing verification environments, leading teams, mentoring junior engineers, and improving verification processes for FPGA designs in Electronic Warfare systems.
Top Skills: AsicBitbucketC++CadenceFpgaGitJavaJIRAMatlabMentor QuestaPerlPythonSimulinkSystemverilogUvmVhdl
3 Days Ago
In-Office
Irvine, CA, USA
125K-195K Annually
Senior level
125K-195K Annually
Senior level
Software
The Senior FPGA/RTL Design Engineer will design and implement signal processing algorithms, support FPGA-based designs, and collaborate with engineering teams.
Top Skills: FpgaMatlabRtlSocsVivado IdeXilinx
10 Days Ago
In-Office
Los Angeles, CA, USA
125K-195K Annually
Senior level
125K-195K Annually
Senior level
Software
The Senior FPGA/RTL Design Engineer will architect digital designs for wireless communication, implement signal processing algorithms, and support FPGA-based R&D projects.
Top Skills: FpgaMatlabRtlVivadoXilinx

What you need to know about the Los Angeles Tech Scene

Los Angeles is a global leader in entertainment, so it’s no surprise that many of the biggest players in streaming, digital media and game development call the city home. But the city boasts plenty of non-entertainment innovation as well, with tech companies spanning verticals like AI, fintech, e-commerce and biotech. With major universities like Caltech, UCLA, USC and the nearby UC Irvine, the city has a steady supply of top-flight tech and engineering talent — not counting the graduates flocking to Los Angeles from across the world to enjoy its beaches, culture and year-round temperate climate.

Key Facts About Los Angeles Tech

  • Number of Tech Workers: 375,800; 5.5% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Snap, Netflix, SpaceX, Disney, Google
  • Key Industries: Artificial intelligence, adtech, media, software, game development
  • Funding Landscape: $11.6 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Strong Ventures, Fifth Wall, Upfront Ventures, Mucker Capital, Kittyhawk Ventures
  • Research Centers and Universities: California Institute of Technology, UCLA, University of Southern California, UC Irvine, Pepperdine, California Institute for Immunology and Immunotherapy, Center for Quantum Science and Engineering

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account