Tylsemi Logo

Tylsemi

RTL Design (all experience range)

Reposted 3 Days Ago
Remote or Hybrid
Hiring Remotely in United States
Entry level
Remote or Hybrid
Hiring Remotely in United States
Entry level
As an RTL Design Engineer, you will implement and integrate digital IP and SoC subsystems, collaborate with teams, and ensure quality implementations.
The summary above was generated by AI
## About Tylsemi Tylsemi is building and scaling high-impact semiconductor operations. We partner across design, manufacturing, and supply chain to bring silicon from concept to high-volume production with speed, quality, and predictable execution. ## Role Overview As an RTL Design Engineer at Tylsemi, you will design, integrate, and deliver production-quality digital IP and SoC subsystems across a range of high-speed interconnect and chiplet-centric architectures. This role is open across experience levels (0–30 years): from engineers building strong RTL fundamentals to senior technical leaders driving architecture, quality, and execution across multiple programs. You’ll collaborate closely with architecture, verification, physical design, DFT, firmware, and validation teams to ensure clean, scalable implementations that meet performance, power, area, and schedule targets. ## What You’ll Do * Implement and integrate RTL for SoC/IP blocks and subsystems (scope aligned to experience level) * Design and integrate high-speed interfaces and fabrics such as UCIe, PCIe, Ethernet, and chiplet interconnect subsystems * Contribute to RISC-V based subsystem integration (cores, interconnect, interrupts, debug, coherency/IO as applicable) * Translate architecture and micro-architecture specs into clean, synthesizable RTL with clear interfaces and configurability * Own block-level integration: register maps, address decoding, clock/reset strategy, CDC/RDC considerations, and low-power intent alignment * Partner with verification to define test plans, close functional coverage, and debug simulation/formal failures efficiently * Drive quality and signoff readiness: lint, CDC, synthesis checks, X-prop, reset/clock sanity, and review-friendly documentation * Support timing/power/area closure with physical design: constraints awareness, pipeline tradeoffs, and implementation-friendly RTL * Debug integration issues across the stack (RTL ↔ DV ↔ firmware ↔ emulation/FPGA ↔ silicon bring-up) and drive root-cause closure * Contribute to reusable design methodology: templates, checklists, coding guidelines, and automation (Python/Tcl/Make or equivalent) ## What We’re Looking For * Strong digital design fundamentals and ability to write correct, maintainable, synthesizable RTL (Verilog/SystemVerilog) * Experience (or strong interest) in one or more of: UCIe, PCIe, Ethernet, chiplets, RISC-V subsystem integration * Comfort working from specs and turning ambiguous requirements into crisp interfaces, assumptions, and implementation plans * Debug mindset: structured problem statements, waveform/log driven analysis, and clear closure plans * Good engineering hygiene: readable code, meaningful reviews, reproducible results, and concise documentation * Ability to collaborate across architecture, DV, PD, DFT, and software teams to drive predictable execution ## Required Skills * RTL design * UCIe * PCIe * Chiplets * RISC-V * Ethernet ## Nice to Have * SoC integration experience: interconnects, memory-mapped IO, interrupts, DMA, and register modeling * Low-power design exposure (clock gating, power states, UPF/CPF awareness) and reset/boot sequencing considerations * CDC/RDC best practices and familiarity with lint/CDC/formal/synthesis flows * Experience with performance/area/power tradeoffs and writing implementation-friendly RTL for timing closure * Bring-up support experience (emulation/FPGA prototyping, post-silicon debug, firmware collaboration) ## Success in This Role Looks Like * RTL that is correct, reviewable, and integration-ready with minimal late-stage surprises * Predictable closure across lint/CDC/synthesis and smooth handoff to physical design and verification * High-quality interface/IP integration (UCIe/PCIe/Ethernet/chiplet subsystems) with clear documentation and ownership * Fast, data-driven debug and strong cross-team alignment from early design through tapeout and bring-up * Reusable methodology improvements that increase team velocity and reduce recurring issues ## Location * Bengaluru, India * Hyderābād, India * New Delhi, India * Pune, India ## Experience 0–30 years (level and scope will be aligned to your experience and strengths).

Top Skills

Chiplets
Ethernet
Pcie
Risc-V
Systemverilog
Ucie
Verilog

Similar Jobs

2 Hours Ago
Remote or Hybrid
Mid level
Mid level
Fintech • Information Technology • Insurance • Financial Services • Big Data Analytics
The role involves handling cash accounts, preparing reports, processing journal entries, reconciling accounts, and managing financial data for reporting.
Top Skills: Accounting SoftwareFinancial Reporting Tools
2 Hours Ago
Remote or Hybrid
Senior level
Senior level
Fintech • Information Technology • Insurance • Financial Services • Big Data Analytics
Manage direct tax compliance, oversee transfer pricing documentation, guide on international tax matters, and enhance internal controls for tax processes.
Top Skills: Erp-Based Tax ConfigurationIncome TaxTax Technology Improvements
2 Hours Ago
Remote or Hybrid
Mid level
Mid level
Fintech • Information Technology • Insurance • Financial Services • Big Data Analytics
The Assistant Manager will plan, execute, and report internal audits across various processes, ensuring compliance with standards such as ISO. Applicants should have experience in internal audit and related fields and strong analytical and communication skills.
Top Skills: Auditing StandardsIso 27001

What you need to know about the Los Angeles Tech Scene

Los Angeles is a global leader in entertainment, so it’s no surprise that many of the biggest players in streaming, digital media and game development call the city home. But the city boasts plenty of non-entertainment innovation as well, with tech companies spanning verticals like AI, fintech, e-commerce and biotech. With major universities like Caltech, UCLA, USC and the nearby UC Irvine, the city has a steady supply of top-flight tech and engineering talent — not counting the graduates flocking to Los Angeles from across the world to enjoy its beaches, culture and year-round temperate climate.

Key Facts About Los Angeles Tech

  • Number of Tech Workers: 375,800; 5.5% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Snap, Netflix, SpaceX, Disney, Google
  • Key Industries: Artificial intelligence, adtech, media, software, game development
  • Funding Landscape: $11.6 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Strong Ventures, Fifth Wall, Upfront Ventures, Mucker Capital, Kittyhawk Ventures
  • Research Centers and Universities: California Institute of Technology, UCLA, University of Southern California, UC Irvine, Pepperdine, California Institute for Immunology and Immunotherapy, Center for Quantum Science and Engineering

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account