Nokia Logo

Nokia

Principal SoC DFT Engineer

Reposted 18 Days Ago
Be an Early Applicant
Remote or Hybrid
Hiring Remotely in United States
Senior level
Remote or Hybrid
Hiring Remotely in United States
Senior level
The Principal DFT Engineer owns DFT architecture and implementation, focusing on BIST, DRC closure, and post-silicon debug while collaborating with various engineering teams.
The summary above was generated by AI

The Principal DFT Engineer will work on cutting-edge ASIC implementation for the Network Infrastructure Optical Network group

Responsibilities

You will be working on DFT architecture and implementation across logic BIST, MBIST, BISR, Boundary Scan, and JTAG. This is a highly execution-driven role requiring end-to-end ownership of DFT insertion, verification, DRC closure, and test coverage closure from RTL/netlist through post-silicon debug. As a senior member of the DFT team, you will work closely with the architecture, IP design, Physical Design and product engineers to achieve first pass silicon success.

 Perform hands-on DFT implementation and verification, including:

  • Logic BIST and scan compression 
  • MBIST and BISR 
  • Boundary Scan (IEEE 1149.x) insertion
  • JTAG insertion and connectivity
  • High-speed analog/mixed signal  IP integration
  • Execute DFT verification, debug, and DFT DRC closure 
  • Identify, debug, and resolve DFT rule violations at both block and top levels
  • Run, analyze, and debug DFT/RTL checks, working with design teams to close violations
  • Generate, simulate, and debug MBIST and logic ATPG patterns
  • Analyze test results and drive test coverage improvement and closure
  • Develop and validate DFT timing constraints for scan, BIST, and test modes
  • Create and maintain TCL scripts to automate DFT insertion, verification, and analysis flows
  • Support hierarchical DFT implementation and resolve integration issues
  • Collaborate with RTL and Physical Design teams to address DFT-related design issues
  • Support pre-silicon DFT signoff and assist with post-silicon pattern bring-up and debug
  • Assist with ATE pattern conversion and debug as needed

Experience with gate-level simulations and debugging with industry simulator tools
 

Qualifications

You Have:

  • Bachelor’s degree in computer science, Electrical Engineering or related fields and 8 years
    of related professional experience OR Master’s degree and/or PhD in Computer Science, Electrical Engineering or related fields with 5 years of experience.
  • 5+ years of hands-on DFT implementation experience
  • Strong proficiency with EDA tools , including:
    • Logic BIST insertion and verification 
    • MBIST / BISR insertion and verification
    • Boundary Scan (IEEE 1149.x)
    • JTAG and HS Analog/mixed signal IP  IOBIST integration
    • ATPG pattern generation and coverage analysis
  • Proven ability to resolve DFT DRCs, connectivity issues, and testability problems
  • Strong TCL scripting skills for DFT automation and flow execution
  • Experience developing and validating scan and test-mode timing constraints
  • End-to-end DFT lifecycle experience, from RTL/netlist through silicon debug
  • Strong debugging skills, attention to detail, and sense of ownership
  • Excellent verbal and written communication skills

Top Skills

Bisr
Boundary Scan
Dft Architecture
Eda Tools
Jtag
Logic Bist
Mbist
Tcl Scripting

Similar Jobs

6 Hours Ago
Remote or Hybrid
IL, USA
66K-92K Annually
Mid level
66K-92K Annually
Mid level
Information Technology
The Renewal Solution Advisor drives sales growth through maintenance contracts and renewal solutions, leveraging data analytics for client needs and collaborating with sales teams to achieve goals.
Top Skills: It SolutionsMaintenance SolutionsExcelSaaS
6 Hours Ago
Remote or Hybrid
FL, USA
16-16 Hourly
Internship
16-16 Hourly
Internship
Information Technology
CDW's Campus Intern manages relationships between IT, University Departments, and CDW, while enhancing student technology experiences and gaining hands-on training.
Top Skills: AITechnology Solutions
6 Hours Ago
Remote or Hybrid
US
91K-128K Annually
Senior level
91K-128K Annually
Senior level
Information Technology
The role involves managing sales for Digital Experience solutions at CDW, enhancing market presence, and developing customer relationships while leading teams and onboarding new executives.
Top Skills: Client VirtualizationDigital Experience SolutionsMicrosoft ServicesSecurity And Identity

What you need to know about the Los Angeles Tech Scene

Los Angeles is a global leader in entertainment, so it’s no surprise that many of the biggest players in streaming, digital media and game development call the city home. But the city boasts plenty of non-entertainment innovation as well, with tech companies spanning verticals like AI, fintech, e-commerce and biotech. With major universities like Caltech, UCLA, USC and the nearby UC Irvine, the city has a steady supply of top-flight tech and engineering talent — not counting the graduates flocking to Los Angeles from across the world to enjoy its beaches, culture and year-round temperate climate.

Key Facts About Los Angeles Tech

  • Number of Tech Workers: 375,800; 5.5% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Snap, Netflix, SpaceX, Disney, Google
  • Key Industries: Artificial intelligence, adtech, media, software, game development
  • Funding Landscape: $11.6 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Strong Ventures, Fifth Wall, Upfront Ventures, Mucker Capital, Kittyhawk Ventures
  • Research Centers and Universities: California Institute of Technology, UCLA, University of Southern California, UC Irvine, Pepperdine, California Institute for Immunology and Immunotherapy, Center for Quantum Science and Engineering

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account