Claros (claros.tech) Logo

Claros (claros.tech)

Digital Design & Verification Engineer (Contractor)

Posted 7 Days Ago
Be an Early Applicant
Easy Apply
In-Office
Torrance, CA
80-100 Hourly
Senior level
Easy Apply
In-Office
Torrance, CA
80-100 Hourly
Senior level
Develop and verify digitally controlled power management integrated circuits (PMICs) using ASIC methodologies, simulation, and FPGA testing.
The summary above was generated by AI

Claros is a power management solutions company that is innovating at the intersection of power and compute to make AI more sustainable and widely available. By driving down the cost and complexity of power delivery and leveraging innovative hardware and software, the company seeks to decrease energy consumption, optimize power delivery, increase compute performance, and maximize the efficiency of AI operations.

Digital Design & Verification Engineer - Power Management ICs

 

Job Type: Contract 6 months, potential opportunity to join fulltime
Location: Torrance, CA - Hybrid (on-site in Torrance, CA minimum 3 days week)

Department: Digital ASIC/FPGA Design

Experience Level: Senior (T3)

Competitive hourly rate: $80-$100 per hour


About Claros

Claros innovates at the intersection of power and compute. We build advanced semiconductor power management solutions that improve AI compute capacity, efficiency and reliability. Claros is an early-stage startup company located in Torrance, CA.  

  • Work on cutting-edge PMICs enabling efficient power solutions for next-gen systems
  • Collaborate with industry veterans in digital, analog, and mixed-signal design
  • Opportunity to grow in both digital verification and power management domains
  • Supportive, innovative environment with technical mentorship and growth potential

 

About The Team

We are open-minded, fast paced, problem solvers that value open dialogue and candor. Our passion is to challenge the status-quo and we embrace transformational thinking.  Our response is never “no, but….” instead “yes, if….”.  We are mindful of our personal and organizational blinders and try to build an environment where our team members are At Their Best.

 

About The Role

 

We are seeking a motivated and detail-oriented Design & Verification Engineer to join our team in the development of digitally controlled power management integrated circuits (PMICs). The ideal candidate will have a strong foundation in ASIC design methodologies, with hands-on experience in timing closure, design optimization, and functional verification. This role spans the full lifecycle of PMIC digital design from RTL development and simulation through post-silicon validation using FPGA platforms.


What You Will Do

 

  • Design and implement digital blocks within PMICs using Verilog/SystemVerilog and standard ASIC design flows.
  • Participate in pre-silicon simulation and verification using Cadence tools and standard cell libraries.
  • Support ASIC tape-out activities, including synthesis, static timing analysis, and design signoff.
  • After silicon returns from the foundry, focus on developing FPGA-based test builds (using Xilinx tools) to validate and characterize fabricated PMIC silicon.
  • Interface and integrate digital control logic with analog/mixed-signal blocks commonly found in power management applications.
  • Write and maintain automation scripts for regression testing, build flows, and hardware validation.
  • Collaborate with cross-functional teams including analog designers, layout, validation, and test engineers to ensure robust and reliable PMIC design.

What You Bring

 

  • B.S. or M.S. in Electrical Engineering, Computer Engineering, or a related field.
  • Experience with RTL coding using SystemVerilog
  • Experience developing SystemVerilog testbenches with targeted and/or constrained-random test cases for functional verification.
  • Familiarity & experience in leveraging simulation and verification features
    • Assertions, Linting, Threading
    • Metric Driven Verification (Code, Conditional Branch, Toggle, FSM Branch, Functional, etc.)
  • Experience debugging hardware in a lab environment using benchtop equipment: oscilloscopes, waveform generators, power supplies, logic analyzers
  • Solid understanding of ASIC design flows including RTL design, synthesis, timing closure, and verification.
  • Experience with digital simulation tools (e.g., Xcelium, Questa, Vivado Simulator).
  • Experience with FPGA development using Xilinx tools (Vivado, ISE) for prototyping and silicon validation.
  • Proficient in scripting (Python, TCL, Perl) for automation and test.
  • Strong digital design fundamentals and hardware debugging skills.
  • Proficient with versioning software (Git)
  • Excellent analytical and debugging skills
  • Effective communication and documentation habits
  • Proactive, detail-oriented, and committed to high-quality work
  • Comfortable working in cross-functional teams and fast-paced environments

What Is Helpful

 

  • Experience with post-silicon validation and debug of PMICs or mixed-signal ICs.
  • Familiarity with standard cell libraries and digital integration in mixed-signal environments.
  • Knowledge of digital control systems for power regulation, sequencing, or monitoring.
  • Familiarity with Cadence digital implementation tools (Genus, Innovus, Conformal).
  • Experience in hardware/software co-design and test automation.


Top Skills

Cadence Tools
Git
Perl
Python
Questa
Systemverilog
Tcl
Verilog
Vivado Simulator
Xcelium
Xilinx Tools
HQ

Claros (claros.tech) Torrance, California, USA Office

21515 Hawthorne Blvd, Suite 650, Torrance, CA , United States, 90503

Similar Jobs

7 Days Ago
Easy Apply
In-Office
Torrance, CA, USA
Easy Apply
135K-155K Annually
Junior
135K-155K Annually
Junior
Fintech • Payments • Financial Services
The Digital Design Engineer will develop PMICs, focusing on design implementation, simulation, verification, and post-silicon validation using FPGA platforms.
Top Skills: Cadence ToolsPerlPythonSystemverilogTclVerilogXilinx Tools
22 Minutes Ago
In-Office
Costa Mesa, CA, USA
98K-130K Annually
Senior level
98K-130K Annually
Senior level
Aerospace • Artificial Intelligence • Hardware • Robotics • Security • Software • Defense
The Technical Writer will create and maintain user documentation, ensure quality reflects product excellence, and collaborate with technical teams to deliver accurate, clear documentation. Responsibilities include task evaluation, stakeholder management, and documentation roadmap guidance, with a focus on military standards.
Top Skills: Mil-Std-40051S1000DWordXML
22 Minutes Ago
In-Office
Costa Mesa, CA, USA
98K-130K Annually
Senior level
98K-130K Annually
Senior level
Aerospace • Artificial Intelligence • Hardware • Robotics • Security • Software • Defense
The Technical Writer will create and maintain user documentation for Anduril's products, partnering with teams to ensure user understanding and documentation quality. Responsibilities include evaluating tasks, managing stakeholder expectations, and contributing to a culture of documentation. Knowledge of military technical standards is preferred.
Top Skills: WordXML

What you need to know about the Los Angeles Tech Scene

Los Angeles is a global leader in entertainment, so it’s no surprise that many of the biggest players in streaming, digital media and game development call the city home. But the city boasts plenty of non-entertainment innovation as well, with tech companies spanning verticals like AI, fintech, e-commerce and biotech. With major universities like Caltech, UCLA, USC and the nearby UC Irvine, the city has a steady supply of top-flight tech and engineering talent — not counting the graduates flocking to Los Angeles from across the world to enjoy its beaches, culture and year-round temperate climate.

Key Facts About Los Angeles Tech

  • Number of Tech Workers: 375,800; 5.5% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Snap, Netflix, SpaceX, Disney, Google
  • Key Industries: Artificial intelligence, adtech, media, software, game development
  • Funding Landscape: $11.6 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Strong Ventures, Fifth Wall, Upfront Ventures, Mucker Capital, Kittyhawk Ventures
  • Research Centers and Universities: California Institute of Technology, UCLA, University of Southern California, UC Irvine, Pepperdine, California Institute for Immunology and Immunotherapy, Center for Quantum Science and Engineering

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account