Marvell Technology Logo

Marvell Technology

Analog IC Design Engineer, Senior Staff

Reposted 8 Days Ago
Be an Early Applicant
In-Office
Irvine, CA
142K-210K
Senior level
In-Office
Irvine, CA
142K-210K
Senior level
The Analog IC Design Senior Staff Engineer will design CMOS transceiver/SERDES/PLL products, manage teams, and verify designs using industry-standard tools.
The summary above was generated by AI

About Marvell

Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities. 

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead. 

Your Team, Your Impact

As an Analog IC Design Senior Staff Engineer with Marvell, you’ll be a member of the Central Engineering business group. If you picture Marvell as a wheel, Central Engineering is the center hub providing IP to be used by all the other spokes on that wheel, including Automotive, Storage, Security, and Networking. You’ll be part of a small analog team making a big impact on this organization. Additionally, Marvell has the perfect size and scale for you to learn several aspects of engineering that will be new to you, but also have the time and freedom to dive deep into the details of your specialization on most projects.

What You Can Expect

Seeking a Senior Staff Analog IC Designer to be part of a Marvell's central engineering team designing highly sophisticated CMOS transceiver/SERDES/PLL products. Responsibilities would span architectural investigations and implementation for circuits such as PLL, DLL, ADC, regulators, amplifiers, TX, RX, CDRs etc. to meet key performance targets and performing design verification using industry standard tools such as SPICE, Spectre, MATLAB etc.
 

In this role, successful candidate will lead a team of analog design engineers, interface with layout, verification, and application teams and manage delivery of analog IP to successfully bring designs from concept to production.

What We're Looking For

.

Master’s degree and/or PhD Preferred in Electrical Engineering or related fields with 5+ years of experience. A successful candidate should have experience in some of the following designs:

  • PLL, Data Converters, Oscillators and high-speed SerDes design including Receiver and Transmitter design.
  • Experience in Single-ended High Density Parallel Interface for Chip to Chip Communication, DDR5/LPDDR5; GDDR6/LPDDR6 a plus
  • Experience with analog design and verification tools (Virtuoso, Spectre, ADE and post layout extraction tools) is a must
  • Knowledge of the fundamentals on signal integrity improvement, noise reduction and Multi-GHz low-jitter clock generation & distribution.
  • Good understanding of analog layouts in FinFet and its effect on high-speed designs
  • Experienced in system level pre-tape out analog validation
  • Experienced in lab chip bring-up and debugging efforts
  • Strong communication skills

Expected Base Pay Range (USD)

141,900 - 210,010, $ per annum

The successful candidate’s starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions. The expected base pay range for this role may be modified based on market conditions.

Additional Compensation and Benefit Elements 

At Marvell, we offer a total compensation package with a base, bonus and equity.Health and financial wellbeing are part of the package. That means flexible time off, 401k, plus a year-end shutdown, floating holidays, paid time off to volunteer. Have a question about our benefits packages - health or financial? Ask your recruiter during the interview process.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at [email protected].

Interview Integrity
 

As part of our commitment to fair and authentic hiring practices, we ask that candidates do not use AI tools (e.g., transcription apps, real-time answer generators like ChatGPT, CoPilot, or note-taking bots) during interviews.
 
Our interviews are designed to assess your personal experience, thought process, and communication skills in real-time. If a candidate uses such tools during an interview, they will be disqualified from the hiring process.

This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment.

#LI-TD1

Top Skills

Ade
Cmos
Matlab
Pll
Serdes
Spectre
Spice
Virtuoso

Similar Jobs

19 Days Ago
In-Office
Santa Clara, CA, USA
140K-210K
Senior level
140K-210K
Senior level
Semiconductor
Lead high-speed and high-performance SerDes development, support IP characterization, collaborate with design teams and provide instructions to layout engineers.
Top Skills: Analog Ic DesignHigh-Speed InterconnectPam4SerdesTsmc Process
16 Days Ago
In-Office
Santa Clara, CA, USA
140K-210K
Senior level
140K-210K
Senior level
Semiconductor
Design highly sophisticated CMOS transceiver/SERDES products and implement circuits like PLL, ADC, regulators, etc. Verify designs using standard tools.
Top Skills: CmosMatlabSpectreSpiceVerilog
16 Days Ago
In-Office
Irvine, CA, USA
142K-210K
Senior level
142K-210K
Senior level
Semiconductor
Design and verify complex analog and mixed-signal ICs, focusing on high-speed transceivers and implementing critical circuits like ADCs and PLLs.
Top Skills: AdcAmplifiersCmosDllHsimMatlabPllRegulatorsSpectreSpiceVerilog

What you need to know about the Los Angeles Tech Scene

Los Angeles is a global leader in entertainment, so it’s no surprise that many of the biggest players in streaming, digital media and game development call the city home. But the city boasts plenty of non-entertainment innovation as well, with tech companies spanning verticals like AI, fintech, e-commerce and biotech. With major universities like Caltech, UCLA, USC and the nearby UC Irvine, the city has a steady supply of top-flight tech and engineering talent — not counting the graduates flocking to Los Angeles from across the world to enjoy its beaches, culture and year-round temperate climate.

Key Facts About Los Angeles Tech

  • Number of Tech Workers: 375,800; 5.5% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Snap, Netflix, SpaceX, Disney, Google
  • Key Industries: Artificial intelligence, adtech, media, software, game development
  • Funding Landscape: $11.6 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Strong Ventures, Fifth Wall, Upfront Ventures, Mucker Capital, Kittyhawk Ventures
  • Research Centers and Universities: California Institute of Technology, UCLA, University of Southern California, UC Irvine, Pepperdine, California Institute for Immunology and Immunotherapy, Center for Quantum Science and Engineering

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account